期刊论文详细信息
IEICE Electronics Express
Gate-All-Around Silicon Nanowire Transistors with channel-last process on bulk Si substrate
Peizhen Hong1  Xiaolong Ma1  Huaxiang Yin1 
[1] Institute of Microelectronics, Chinese Academy of Science
关键词: nanowire;    FinFET;    Si;    channel last;   
DOI  :  10.1587/elex.12.20150094
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(7)Cited-By(1)For the first time, a Gate-All-Around (GAA) Silicon Nanowire Transistor (SNWT) with one special nanowire channel-last (NCL) process technology on silicon (Si) substrate is reported. Different from the traditional approach that the nanowire channels are formed and released at the initial steps of the process flow, the NCL process features the release of nanowire channels in high-k/metal gate-last process during the integration of conventional bulk-Si FinFET. It provides a stable way for the introduction of nanowire transistors in the FinFETs process for mass productions. The fabricated n-type transistors with the effective nanowire diameter (DNW) of 12 nm�?17 nm and the gate length of 100 nm demonstrated excellent subthreshold characteristics (subthreshold swing = 64 mV/V and drain induced barrier lowering = 24 mV/V). Meanwhile, it’s found that the H2 baking process as well as the optimized interface gate oxidation on NW channels greatly improved the device’s SS and off-current parameters.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300624440ZK.pdf 1481KB PDF download
  文献评价指标  
  下载次数:7次 浏览次数:21次