| International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering | |
| Low Power Area-Efficient Adiabatic VedicMultiplier | |
| article | |
| K.Narendra1  Sagara Pandu1  | |
| [1] Dept. of ECE, G.V.P College of engineering | |
| 关键词: adiabatic; low power; area-efficient; Vedic multiplier.; | |
| DOI : 10.15662/ijareeie.2014.0308018 | |
| 来源: Research & Reviews | |
PDF
|
|
【 摘 要 】
In this paper, we describe adiabatic Vedic multiplier using efficient charge recovery logic (ECRL). Today Power dissipation minimization is the basic principle in making any electronic product portable. Even though there has been a decrease in circuit operating voltages, significant power is lost in switching elements (transistors). With adiabatic logic most of the energy is restored to the source instead of dissipating as heat. Proposed work focuses on the design of low power and area-efficient adiabatic Vedic multiplier using TSMC0.18μm CMOS process technology In Tanner Tool v13.
【 授权许可】
Unknown
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO202307140001976ZK.pdf | 751KB |
PDF