| IEICE Electronics Express | |
| Data and edge decision feedback equalizer with >1.0-UI timing margin for both data and edge samples | |
| Changsik Yoo1  Chang-Hyun Bae1  | |
| [1] Department of Electronics & Computer Engineering, Hanyang University | |
| 关键词: DFE (decision feedback equalizer); speculative DFE; inter-symbol interference (ISI); clock and data recovery (CDR); CMOS; | |
| DOI : 10.1587/elex.11.20140274 | |
| 学科分类:电子、光学、磁材料 | |
| 来源: Denshi Jouhou Tsuushin Gakkai | |
PDF
|
|
【 摘 要 】
References(10)A 3-Gbps decision feedback equalizer (DFE) compensating for data and edge inter-symbol interference (ISI) is presented. A speculative architecture is employed to relieve the timing burden on the feedback signal for the DFE wherein the ISI of edge sample is compensated by speculating the DFE based on two-UI earlier data sample. Thereby, the timing margins of the DFE for data and edge ISI compensation are ensured to be larger than 1.0-UI. The proposed DFE has been implemented in a 0.13-µm CMOS technology together with a clock and data recovery (CDR) circuit. The DFE and CDR circuits occupy 0.28-mm2 active area and the DFE consumes 18-mW from a 1.2-V supply. The RMS jitter of the recovered clock is improved from 15.6-ps to 11.9-ps by the proposed edge ISI compensating DFE.
【 授权许可】
Unknown
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO201911300974377ZK.pdf | 3315KB |
PDF