期刊论文详细信息
IEICE Electronics Express
A low jitter phase-locked loop based on self-biased techniques
Liu Hhua2  Li Lei1  Zhang Xian1 
[1] Research Institute of Electronic Science and Technology, University of Electronic Science and Technology of China;School of Electronic, University of Electronic Science and Technology of China
关键词: self-biased PLL;    low jitter;    VCO;    cascode charge pump;   
DOI  :  10.1587/elex.12.20150597
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(10)A low jitter phase-locked loop (PLL) based on self-biased techniques was designed. The PLL achieves process independent and low input tracking jitter. A novel cascode charge pump (CP) is realized to improve the current matching so as to reduce the jitter of the system. A capacitor is employed in the second CP to make third order PLL. The PLL is fabricated in SMIC 0.13 µm CMOS process, which achieves a very wide tuning range from 625 MHz to 1.5 GHz. And the phase noise of the VCO at 1 MHz offset from the 1.25 GHz only has �?94.66 dBc/Hz. The measured RMS jitter and peak-to-peak jitter at 1.25 GHz only have 3.53 ps and 21.19 ps.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300790938ZK.pdf 1951KB PDF download
  文献评价指标  
  下载次数:14次 浏览次数:6次