IEICE Electronics Express | |
A high speed graphics DRAM with low power and low noise data bus inversion in 54nm CMOS | |
Kae-Dal Kwack1  Seung-Wook Kwack1  | |
[1] Semiconductor Lab. Department of Electronic and Computer Engineering, Hanyang University | |
关键词: DMV; AMV; DBI; DBI DC; | |
DOI : 10.1587/elex.6.1297 | |
学科分类:电子、光学、磁材料 | |
来源: Denshi Jouhou Tsuushin Gakkai | |
【 摘 要 】
References(4)This paper presents a high speed 1Gb GDDR3 Graphics DRAM using data bus inversion (DBI) DC mode in order to achieve low power and low noise in DRAM. A DBI, digital majority voter (DMV) circuit and the Global I/O (GIO) control circuit on the DBI DC mode are newly proposed. In this DMV, The current of GIO toggle pattern is consumed less than 47% compared with the analog majority voter (AMV). The voltage fluctuation wave form of the data eye is also reduced in accordance with DBI on the operation mode. Using the proposed DBI scheme can produce almost stable signal integrity of the DQs against high speed operation. The DBI is fabricated using 54nm technology.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201911300487774ZK.pdf | 1665KB | download |