Advances in Electrical and Computer Engineering | |
Improving the Performances of the nMPRA Processor using a Custom Interrupt Management Scheduling Policy | |
ZAGAN, I1  | |
关键词: field programmable gate arrays; pipeline processing; architecture; scheduling; operating systems; | |
DOI : 10.4316/AECE.2016.04007 | |
学科分类:计算机科学(综合) | |
来源: Universitatea "Stefan cel Mare" din Suceava | |
【 摘 要 】
A quantitative and qualitative increase in production has been obtained in most fields through the development of CPUs and real-time systems based on them. Such is the case in the industrial sector where the automation process relieved partly or wholly the human activities needed in the manufacturing process. This is mainly due to time sharing in embedded real-time systems and to pseudo-parallel execution of tasks in the implementation of a single central processing unit. The present article presents the validation of the nHSE (Hardware Scheduler Engine) scheduler implemented in hardware by using a FPGA Xilinx Virtex-7, Vivado development platform, and the Vivado Simulator. In this context, our main contribution relates to a custom interrupt management scheduling policy implemented in hardware at the nHSE level, in order to provide predictable execution for asynchronous interrupts. By reducing the jitter when handling with asynchronous interrupts and completely eliminating the uncertainties of the scheduling limit for the set of tasks, a significant improvement of the overall system's predictability has been obtained.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201901236054089ZK.pdf | 1358KB | download |