期刊论文详细信息
International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering
Power and Area Efficient Implementationfor Parallel FIR Filters Using FFAs and DA
article
Krishnapriya P.N1  Arathy Iyer2 
[1] Sree Narayana Gurukulam College of Engineering;Department of Electronics and Communication, Sree Narayana Gurukulam College of Engineering
关键词: Digital signal processing (DSP);    fast FIR algorithms (FFAs);    parallel FIR;    symmetric convolution;    Look up table (LUT);   
来源: Research & Reviews
PDF
【 摘 要 】

This paper presents an algorithm for reducing the hardware complexity of linear phase FIR digital filters. Traditional parallel filter implementations cause linear increase in the hardware cost with respect to the block size. Recently, an efficient parallel FIR filter implementation technique requiring a less-than linear increase in the hardware cost was proposed. This paper makes two contributions. First,the new structure is based on fast FIR algorithm (FFA) that utilizes the symmetry of coefficients; thereby reducing half the number of multipliers in the sub filter section at the expense of increase in adders. Modified FIR filter design using distributed Arithmetic (DA) also provides an approach for multiplier-less implementation of DSP systems. It can completely replace all multiplications and additions by a look up table (LUT) and a shifter-accumulator thereby it can save considerable amount of hardware resources.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO202307140000096ZK.pdf 359KB PDF download
  文献评价指标  
  下载次数:2次 浏览次数:4次