期刊论文详细信息
IEICE Electronics Express
Circuit level, 32nm, 1-bit MOSSI-ULP adder: power, PDP and area efficient base cell for unsigned multiplier
S. Vijayakumar1  Reeba Korah2 
[1] Anna University;Faculty of Electronics and Communication Engineering, St. Joseph's College of Engineering
关键词: MOSSI-ULP;    low power;    PDP;    area efficient;    VLSI;    adder;   
DOI  :  10.1587/elex.11.20140109
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(10)Scaling the feature size under 0.1 micron leads to the domination of leakage power along with the consumption by interconnects also. Among alternatives for power optimization, the circuit level approach is the best option for low power consumption which is used in this work to incorporate a novel MOS Switch Integrated Ultra-Low Power (MOSSI-ULP) 1-bit full adder using 32nm BPTM file. It is then used as a base cell in an array multiplier. Its performance is compared with similar kind of adders like SERF, ULPFA, TGA, TFA and BBL-PT. The analysis shows that the proposed design consumes a maximum of 11 time lower average power than ULPFA. Though MOSSI-ULP switches with a moderate frequency, it requires 17 times less PDP than ULPFA and maximum of 3 times less area.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300578800ZK.pdf 1690KB PDF download
  文献评价指标  
  下载次数:4次 浏览次数:7次