| IEICE Electronics Express | |
| A novel QPP interleaver for parallel turbo decoder | |
| Yaohua Wang1  Kai Zhang1  Xi Ning1  Hu Chen1  Shuming Chen1  Wei Liu1  Sheng Liu1  | |
| [1] Computer School, National University of Defense Technology | |
| 关键词: QPP; interleaver; parallel turbo decoder; shuffle network; | |
| DOI : 10.1587/elex.10.20120795 | |
| 学科分类:电子、光学、磁材料 | |
| 来源: Denshi Jouhou Tsuushin Gakkai | |
PDF
|
|
【 摘 要 】
References(6)Quadratic permutation polynomial (QPP) interleaver is more suitable for parallel turbo decoding due to it is contention-free. However, the parallel address generation of QPP is area-consuming when the parallel degree P is large, and the data shuffle between memory banks and processing elements (PE) introduces large interconnect cost. This paper first evaluates the area and power cost of three typical Parallel Address Generators (PAG) and four typical Data Shuffle Networks (DSN) from academic and industrial area, and then proposes a novel general QPP interleaver with a highly area-efficient PAG and an associated DSN. Our QPP interleaver can support general parallel turbo decoder design. Experimental results show that, for P=64, the area and power cost of the PAG are on average 9.2% and 9.8% of that of the evaluated respectively. Meanwhile, the DSN can also achieve a slight hardware cost reduction, compared with the evaluated works.
【 授权许可】
Unknown
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO201911300336402ZK.pdf | 503KB |
PDF