International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering | |
Reversible Multiplier ? A Review | |
article | |
Mandeep Kaur1  Harpreet Singh1  Chakshu Goel1  | |
[1] Dept. of ECE, ShaheedBhagat Singh State Technical Campus | |
关键词: Reversible logic gate; Reversible logic circuit; Reversible multiplier; Quantum computing; Nanotechnology.; | |
DOI : 10.15662/ijareeie.2014.0310057 | |
来源: Research & Reviews | |
【 摘 要 】
Increasing demand for reduction in power dissipation in digital computer system has led to new mode of computation for digital design giving birth to reversible computing. Its main aim is low power dissipation in logical elements but can have some other advantages likeerror preventionand data security. In present-day, reversible logic has bring out to be an optimistic computing model having applications in low power CMOS, nanotechnology, quantum computing and DNA computing. This paper presents reviews about various purposed schemes used to designn×nreversible multiplier. The reversible multipliers are optimized in terms of total quantum cost, number of ancillary inputs, number of garbageoutputs and hardware complexity.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO202307140002060ZK.pdf | 293KB | download |