期刊论文详细信息
International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering
Design of Multipliers Using Low Power HighSpeed Logic in CMOS Technologies
article
Linet. K1  Umarani.P1  T. Ravi1 
[1] Dept. of ECE, Sathyabama University
关键词: CMOS;    MOSFET;    VLSI;    Power Consumption;    Delay;    Power delay product (PDP);    Constant Delay Logic (CD logic).;   
来源: Research & Reviews
PDF
【 摘 要 】

Designing high speed and low power circuits with CMOS technology have great importance in VLSI circuits. One of the efficient logics among the logic family is the Constant Delay (CD) logic style. In this paper CD logic has been modified and a new logic known as the Low Power High Speed (LP-HS) is proposed. With the help of three changes introduced in the constant delay logic style LP-HS logic is developed which reduces the power delay product. A 4 bit Wallace tree multiplier and Radix 4 multiplier have taken which is then analysed using the constant delay logic as well as LP-HS logic. A comparison has been done on account of the power, delay as well as the power delay product for both the multipliers. The simulations were done using HSPICE tool in 45nm, 32nm, 22nm and 16nm CMOS technologies. The multipliers using LP-HS logic is better in terms of power, delay and power delay product when compared to constant delay logic style.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO202307140001676ZK.pdf 937KB PDF download
  文献评价指标  
  下载次数:13次 浏览次数:2次