期刊论文详细信息
International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering
DESIGN AND PERFORMANCEANALYSIS OF CARRY SELECT ADDER
article
Bhuvaneswaran.M1  Elamathi.K1 
[1] Muthayammal Engineering college
关键词: Adder;    Carry select Adder;    Performance;    Low power;    Simulation;   
来源: Research & Reviews
PDF
【 摘 要 】

Minimizing area and power is the more challenging task in modern VLSI design. Adders are the most widely used components in many circuits, the design of area and power efficient high-speed data path logic systems forms the largest areas of research in VLSI system design. The study presents a new dynamic logic named sp-D3L that overcomes the speed limitations of D3L. Power consumption is significantly reduced by using the sp-D3L logic. CSLA is one of the fastest adders used in many data-processing processors to perform fast arithmetic functions. From the structure of the CSLA, it is clear that there is span for reducing the area and power consumption in the CSLA.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO202307140000798ZK.pdf 507KB PDF download
  文献评价指标  
  下载次数:7次 浏览次数:0次