Micro & nano letters | |
AC-SJ VDMOS with ultra-low resistance | |
article | |
Yandong Wang1  Baoxing Duan1  Chen Zhang1  Xiameng Wang1  Yintang Yang1  | |
[1] Key Laboratory of the Ministry of Education for Wide Band-Gap Semiconductor Materials and Devices, School of Microelectronics, Xidian University | |
关键词: power MOSFET; semiconductor device models; conventional VDMOS; AC-SJ VDMOS; carrier AC; accumulation superjunction vertical power metal–oxide–semiconductor field-effect transistor; specific resistance; breakdown voltage; size 15.0 mum; | |
DOI : 10.1049/mnl.2019.0497 | |
学科分类:计算机科学(综合) | |
来源: Wiley | |
【 摘 要 】
An accumulation superjunction (AC-SJ) vertical power metal–oxide–semiconductor field-effect transistor (VDMOS) is proposed and its mechanism is investigated. Different from the conventional VDMOS, a number of carriers are accumulated and modulate the conductivity of the drift region when the AC-SJ VDMOS works in the on-state. The causes of carrier AC and the factors affecting the amount of carrier are analysed. The influences of these factors on the output characteristics are studied by simulation. Simulation results show that the on specific resistance ( R on,sp ) of the AC-SJ VDMOS decreases from 6.64 mΩ cm 2 of the conventional VMOS to 1.53 mΩ cm 2 with the same drift region length of 15 μm. The AC-SJ VDMOS obtains very low R on,sp by accumulating electrons while maintains high breakdown voltage due to SJ theory, thereby breaking the SJ limit in silicon.
【 授权许可】
CC BY|CC BY-ND|CC BY-NC|CC BY-NC-ND
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO202107100002580ZK.pdf | 322KB | download |