期刊论文详细信息
| IEICE Electronics Express | |
| Evaluating the performance of one-dimensional chaotic maps in the network-on-chip mapping problem | |
| Ahmad Khademzade1  Golnar Gharooni-fard2  Fahime Moein-darbari2  | |
| [1] Iran Telecommunication Research Center;Department of Computer Science, Islamic Azad University | |
| 关键词: network-on-chip; mapping; chaotic maps; | |
| DOI : 10.1587/elex.6.811 | |
| 学科分类:电子、光学、磁材料 | |
| 来源: Denshi Jouhou Tsuushin Gakkai | |
PDF
|
|
【 摘 要 】
References(12)Cited-By(2)Mapping is one of the most critical issues in designing a NoC-based system. A good mapping of an application to a NoC will lead to more traffic among resources, which are physically close on the chip. In this paper, we introduce several one-dimensional chaotic maps for solving the NoC mapping problem. In addition we compare the solution qualities in accordance with different criteria mainly communication cost and convergence time. The results confirm an increase, due to chaotic sequences, in the value of some performance indexes.
【 授权许可】
Unknown
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO201911300569135ZK.pdf | 230KB |
PDF