期刊论文详细信息
IEICE Electronics Express
A low-power high-speed true single phase clock divide-by-2/3 prescaler
Xincun Ji1  Cheng Huang2  Jianhui Wu2  Zixuan Wang2 
[1] College of electronic science engineering, Nanjing University of Posts and Telecommunications;National ASIC System Engineering Research Center, Southeast University
关键词: prescaler;    TSPC;    high-speed;    low-power;    CMOS;   
DOI  :  10.1587/elex.10.20120913
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(5)Cited-By(3)A novel low power high-speed true single-phase clock-based (TSPC) divide-by-2/3 prescaler is presented. By modifying the precharge branch in the TSPC flip-flop instead of the AND gate in conventional topologies, the inverter between the two flip-flops of the conventional divide-by-2/3 prescaler is eliminated, and the number of switching stages is reduced to 6. The prescaler is designed in SMIC 0.18µm CMOS process, the simulating results show that the maximum operating frequency of the prescaler in divide-by-3 mode reaches 10GHz with 1.836mW power consumption, and is 50% faster than the conventional divide-by-3 circuit. The maximum operating frequency of the prescaler in divide-by-2 mode reaches 8GHz with 1.34mW power consumption.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300514188ZK.pdf 394KB PDF download
  文献评价指标  
  下载次数:7次 浏览次数:16次