IEICE Electronics Express | |
Loop acceleration by cluster-based CGRA | |
Hengzhu Liu1  Jianfeng Zhang1  Li Zhou1  | |
[1] Computer School, National University of Defense Technology | |
关键词: CGRA; modulo scheduling; cluster-based; | |
DOI : 10.1587/elex.10.20130506 | |
学科分类:电子、光学、磁材料 | |
来源: Denshi Jouhou Tsuushin Gakkai | |
【 摘 要 】
References(6)Cited-By(1)This paper presents a cluster-based coarse grained reconfigurable array (CGRA) architecture and a corresponding modulo scheduling method for the inner-most loop. The reconfigurable clusters in this CGRA are composed of generic processing elements (PE) and shared PEs. The local connectivity of a cluster is utilized in the proposed mapping heuristic. Routing in the PE array is avoided because data transmission is within a cluster or between adjacent clusters in the heuristic. Experiment shows that the architecture and method outperform other modulo scheduling algorithms on CGRA. Better execution delay and resource utilization ratio can be achieved at 9.8%.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201911300268327ZK.pdf | 392KB | download |