IEICE Electronics Express | |
An optimal structure for implementation of digital filters | |
S. M. Fakhraie1  S. Rahmanian1  | |
[1] Silicon Intelligence and VLSI Signal Processing Laboratory, School of ECE, University of Tehran | |
关键词: round-off noise; bit-true modeling; digital filter implementation; | |
DOI : 10.1587/elex.4.679 | |
学科分类:电子、光学、磁材料 | |
来源: Denshi Jouhou Tsuushin Gakkai | |
【 摘 要 】
References(5)In this paper, different structures for an elliptic filter with fixed-point arithmetic are implemented and compared. The filter must be quantized for hardware implementation. This quantization is done in two steps. First the coefficients of the filter are quantized and then the minimum required accuracy of the internal nodes is determined. According to the simulation results, lattice and DFII-parallel structures have minimal sensitivity to coefficient quantization. Also, the chip areas (i.e. gate counts)of different structures are computed. We show that overall, the DFI-parallel structure is the optimal structure for hardware implementation and requires minimal chip area at the needed precision.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201911300209524ZK.pdf | 277KB | download |