期刊论文详细信息
IEICE Electronics Express
Multi-scenario high-level synthesis for dynamic delay variation and its evaluation on FPGA platforms
Koki Igawa1  Masao Yanagisawa1  Nozomu Togawa1 
[1] Department of Computer Science and Communications Engineering, Waseda University
关键词: high-level synthesis;    dynamic delay variation;    adaptive behavior;    distributed register/controller architecture;   
DOI  :  10.1587/elex.13.20160641
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(10)Multi-scenario high-level synthesis for distributed register/controller architecture has been proposed targeting static delay variation. In this paper, we extend it and propose a floorplan-driven high-level synthesis algorithm which can be applied to dynamic delay variation by effectively using an error prediction technique, where pre-error registers are introduced to local registers in every circuit block. Experimental results show that the proposed algorithm using two and three scenarios on an FPGA chip reduces the average number of required control steps by 17.6% and 25.5% on average compared to worst-case high-level synthesis at the expense of increasing lookup-tables and flip-flops. Moreover, we implement a multi-scenario elliptic-wave-filter (EWF) circuit with three scenarios synthesized by our proposed algorithm onto an FPGA chip and run it under the environment with varying supply voltages which causes dynamic delay variation. The FPGA implementation experiments also demonstrate that the EWF circuit effectively runs on the real FPGA chip. As far as we know, this is the world-first experiment where a multi-scenario circuit runs under real dynamic delay variation environment.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300122186ZK.pdf 1995KB PDF download
  文献评价指标  
  下载次数:14次 浏览次数:15次