期刊论文详细信息
IEICE Electronics Express
Dynamic-static hybrid near-threshold-voltage adder design for ultra-low power applications
Chien-Chang Peng1  Zhi-Qun Cheng3  Xin-Xiang Lian3  I-Chyn Wey2 
[1] Graduate Institute of Electrical Engineering, ChangGung University;Graduate Institute of Electrical Engineering, Electrical Engineering Department, and Green Technology Research Center, School of Electrical and Computer Engineering, College of Engineering, Chang Gung University;Key Laboratory of RF Circuits and Systems of Ministry of Education, Hangzhou Dianzi University
关键词: near-threshold voltage;    energy efficiency;   
DOI  :  10.1587/elex.12.20141122
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(3)Near-threshold-voltage (NTV) circuit is to set the operating voltage near the threshold voltage of CMOS transistors to pursue the maximum energy efficiency. However, the characteristics for each logic family are quite different under NTV while comparing to its operation under normal supply voltage. In this paper, we proposed a new dynamic-static hybrid near threshold voltage adder design. The proposed keeper design can suppress the leakage current and avoid signal contention in the dynamic CMOS circuit, which lets the dynamic CMOS logic family can be adapted to NTV environment with excellent speed characteristics and higher energy efficiency. The proposed low leakage dynamic-static hybrid NTV 32-bits adder design can achieve the maximum energy efficiency with 161.7% enhancement as compared to the mirror adder under NTV with 0.3 V.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300106160ZK.pdf 1437KB PDF download
  文献评价指标  
  下载次数:17次 浏览次数:10次