| The Journal of Engineering | |
| Bipolar latch with compensated keep-alive current | |
| Dr. Hans Gustat1  | |
| [1] Dept. Circuit Design, IHP - Institute for High-Performance Microelectronics, Im Technologiepark 25, D-15236 Frankfurt (Oder) | |
| 关键词: flip-flops; bipolar latch; clocked comparators; compensation technique; clocked differential stage; maximum clock rate; compensated keep-alive current; | |
| DOI : 10.1049/joe.2015.0017 | |
| 学科分类:工程和技术(综合) | |
| 来源: IET | |
PDF
|
|
【 摘 要 】
A permanent current in addition to the main clocked current is sometimes used to increase the maximum clock rate of a bipolar latch. Although it speeds up the activation of a clocked differential stage, it deteriorates the latch function by the additional current in the inactive phase of each differential stage. Thus, a keep-alive current must be kept small with respect to the main clocked current. In this Letter, a compensation technique is shown avoiding the erroneous output of a keep-alive current. It still speeds up the activation of the main transistor pair, but results in a constant symmetric offset without affecting the differential value of the output voltage. In simulations of flip-flops and clocked comparators, this compensated keep-alive current has a much larger effect on the maximum clock rate than the uncompensated keep-alive current used so far.
【 授权许可】
CC BY
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO201902020710530ZK.pdf | 245KB |
PDF