学位论文详细信息
Circuit Level Techniques for Power and Reliability Optimization of CMOS Logic
Low-power;Digital design;Dual threshold;Dual supply;Soft error tolerance
Diril, Abdulkadir Utku ; Electrical and Computer Engineering
University:Georgia Institute of Technology
Department:Electrical and Computer Engineering
关键词: Low-power;    Digital design;    Dual threshold;    Dual supply;    Soft error tolerance;   
Others  :  https://smartech.gatech.edu/bitstream/1853/6929/1/diril_abdulkadir_u_200505_phd.pdf
美国|英语
来源: SMARTech Repository
PDF
【 摘 要 】

Technology scaling trends lead to shrinking of the individual elements like transistors and wires in digital systems. The main driving force behind this is cutting the cost of the systems while the systems are filled with extra functionalities. This is the reason why a 3 GHz Intel processor now is priced less than what a 50MHz processor was priced 10 years ago. As in most cases, this comes with a price. This price is the complex design process and problems that stem from the reduction in physical dimensions. As the transistors became smaller in size and the systems became faster, issues like power consumption, signal integrity, soft error tolerance, and testing became serious challenges. There is an increasing demand to put CAD tools in the design flow to address these issues at every step of the design process. First part of this research investigates circuit level techniques to reduce power consumption in digital systems. In second part, improving soft error tolerance of digital systems is considered as a trade off problem between power and reliability and a power aware dynamic soft error tolerance control strategy is developed. The objective of this research is to provide CAD tools and circuit design techniques to optimize power consumption and to increase soft error tolerance of digital circuits. Multiple supply and threshold voltages are used to reduce power consumption. Variable supply and threshold voltages are used together with variable capacitances to develop a dynamic soft error tolerance control scheme.

【 预 览 】
附件列表
Files Size Format View
Circuit Level Techniques for Power and Reliability Optimization of CMOS Logic 1730KB PDF download
  文献评价指标  
  下载次数:2次 浏览次数:3次