期刊论文详细信息
卷:98
Task parallelism-based architectures on FPGA to optimize the energy efficiency of AI at the edge
Article
关键词: IMPLEMENTATION;    DESIGN;   
DOI  :  10.1016/j.micpro.2023.104824
来源: SCIE
【 摘 要 】

In the world of artificial intelligence (AI) at the edge, we need to focus primarily on the energy efficiency with which we approach deep neural network (DNN) applications. In many applications, the speed of obtaining an inference can be critical; but many applications easily meet their time requirements, and the energy needed to calculate the huge numbers of multiplication and addition operations of DNNs becomes the essential element. We have provided systolic architectural solutions written in C++ and OpenCL that are highly flexible and easily tunable to take full advantage of the resources of programmable devices and achieve superior energy efficiencies. We focused on low-cost solutions with soft macro microprocessors (Nios2) and hard macro microprocessors (ARM cortex A9).

【 授权许可】

Free   

  文献评价指标  
  下载次数:0次 浏览次数:0次