期刊论文详细信息
International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering
Leakage Power Reduction for Logic CircuitsUsing Variable Body Biasing Technique
article
Anjana R1  Ajay K Somkuwar2 
[1] Department of Electronics and Communication, Dr. K.N. Modi University;Department of Electronics and Communication
关键词: Sub threshold leakage;    VBBK;    Zigzag;    Sleep transistors;    Stacking;   
来源: Research & Reviews
PDF
【 摘 要 】

The leakage power dissipation has become one of the most dominant factors in total power consumption and yet a challenge for the VLSI designers as it doubles every two years according to Moore’s law According to ITRS, leakage power consumption may dominate total power consumption [1]. By scaling down the threshold voltage, remarkable reduction in leakage in leakage power can be obtained. We propose a new leakage reduction technique, named “variable body biased keeper”, which can be applied to general logic circuits as well as memory. Our SSVBB approach retains the logic state while saving the leakage power. Like conventional approach, our approach can employ dual Vth technologies reducing leakage power with the area and delay overhead.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO202307140000721ZK.pdf 191KB PDF download
  文献评价指标  
  下载次数:6次 浏览次数:1次