IEEE Access | |
A Thomas Algorithm-Based Generic Approach for Modeling of Power Supply Induced Jitter in CMOS Buffers | |
Ramachandra Achar1  Jai Narayan Tripathi2  Hitesh Shrimali3  Muhammed Suhail Illikkal3  | |
[1] Department of Electronics, Carleton University, Ottawa, ON, Canada;STMicroelectronics, Greater Noida, India;School of Computing and Electrical Engineering, IIT Mandi, Suran, India; | |
关键词: CMOS inverter; chain of inverters; clock-network; delay-line; I/O; jitter; | |
DOI : 10.1109/ACCESS.2019.2937922 | |
来源: DOAJ |
【 摘 要 】
This paper presents an efficient and generic method for analysis of power supply induced jitter (PSIJ) in a chain of CMOS inverters as well as tapered buffers due to multiple deterministic noise sources. Generalised semi-analytical relations between noise and PSIJ are developed using Thomas algorithm. The proposed analysis can be used for both cases of same size of inverters as well as tapered buffers, and also for considering the effect of on-chip and off-chip interconnects. The validity and the efficiency of the proposed modeling is demonstrated for various applications of chain of inverters such as buffers in clock distribution, delay locked loops and I/Os, etc.
【 授权许可】
Unknown