期刊论文详细信息
Solid State Electronics Letters
Fast and energy efficient full adder circuit using 14 CNFETs
Avireni Srinivasulu1  Renu Kumawat2  Jitendra Kumar Saini3 
[1]Science, Guntur-522213, A.P, India
[2]Dept. of Electronics and Communication Engineering, JECRC University, Jaipur-303905, India
[3]
[4]Dept. of Electronics and Communication Engineering, Vignan's LARA Institute of Technology &
关键词: CNFET;    Digital circuits;    Full adder;    Fault tolerant systems;    Error correction;   
DOI  :  
来源: DOAJ
【 摘 要 】
With the increasing demand for faster, efficient and robust computational devices, the industrial research in circuit design deals with the challenges like size, power, efficiency and scalability. The designers have an array of choices to make use of different design approaches, material or technology to cater to these demands. In recent times, Carbon Nanotube Field Effect Transistor (CNFET) has emerged as an improvised alternative for designing high-speed, low-power and cost-effective circuits. In this manuscript, 1-bit Full Adder circuit (1b-FA) using 14 CNFETs is being proposed in an effort to improve upon the aforesaid characteristics. The design being proposed is simulated with 32 nm CNFET technology at a supply voltage (VDD) of +0.9V using Cadence Virtuoso CAD tool. The performance analysis of various existing full adder designs has been undertaken against proposed design in terms of power, delay and power-delay product (PDP). Parametric variations in CNFET diameter (DCNT) and threshold voltage (Vth) was done for the analysis of output stability. Further, n-bit ripple carry adder (nb-RCA) for (n = 4, 8, 16, 32) was implemented using 1b-FA and compared with the existing nb-RCAs to analyze the performance and efficiency. Later, features like auto fault correction in outputs of 1b-FA were added.
【 授权许可】

Unknown   

  文献评价指标  
  下载次数:0次 浏览次数:2次