期刊论文详细信息
IET Computers & Digital Techniques 卷:15
Accelerating the SM3 hash algorithm with CPU‐FPGA Co‐Designed architecture
Xiaoying Huang1  Mangu Song1  Zhichuan Guo1  Xuewen Zeng1 
[1] National Network New Media Engineering Research Center Institute of Acoustics, Chinese Academy of Sciences Beijing China;
关键词: field programmable gate arrays;    cryptography;    software architecture;    parallel architectures;    microprocessor chips;   
DOI  :  10.1049/cdt2.12034
来源: DOAJ
【 摘 要 】

Abstract SM3 hash algorithm developed by the Chinese Government is used in various fields of information security, and it is being widely used in commercial security products. However, the performance of implementation on the software architecture is not sufficient for high‐speed applications. This study proposes a CPU‐FPGA co‐designed architecture which offloads the SM3 function on field‐programmable gate array so that high throughput can be achieved. The architecture can execute the SM3 hash algorithm with 16 concurrent streams or more, which means that multiple data streams can be processed in parallel. This design is implemented on the Xilinx XCKU115‐flva1517‐2‐e device and Dell commercial server, and the throughput of this design can reach up to 35.5 Gbps when 16 individual SM3 modules are processed in parallel. The proposed architecture results in an excellent performance in the CPU‐FPGA‐coupled environment.

【 授权许可】

Unknown   

  文献评价指标  
  下载次数:0次 浏览次数:0次