期刊论文详细信息
EURASIP Journal on Image and Video Processing
A novel FPGA-based test-bench framework for SDI stream verification
Christos Kyrkou1  Theocharis Theocharides2  Giuseppe Conti3  David Jiménez3  Gustavo Hernández-Peñaloza3 
[1] KIOS Research and Innovation Center of Excellence, University of Cyprus, Nicosia, Cyprus;KIOS Research and Innovation Center of Excellence, University of Cyprus, Nicosia, Cyprus;Department of Electrical and Computer Engineering, University of Cyprus, Nicosia, Cyprus;Visual Telecommunications Applications Group, Universidad Politécnica de Madrid, Madrid, Spain;
关键词: Verification;    FPGA;    Video test-bench;    Real-time system;    Simulation;   
DOI  :  10.1186/s13640-020-00515-5
来源: Springer
PDF
【 摘 要 】

This paper presents a framework for complete simulation and verification of Serial Digital Interface (SDI) video using a verilog test-bench and geared toward FPGAs. This framework permits simulating the entire process: from test video signal generation to protocol verification in the FPGA which implements the Device Under Test (DUT). The novelty in the design is the combination of a customized test video signal generator with an implementation clone of DUT transceiver for in-depth protocol debugging. Identical input test patterns of the video protocol under test are generated and fed to DUT for verification. Thus, the model not only permits to evaluate the SDI transport layer but also validates the implementation at ultra low pixel level of the video format. This approach provides two advantages: cost saving in terms of additional lab test equipment and delivering all-in-one test solution to verify design and implementation. A practical implementation using a test example of a macroblock processing chain using SDI video interface shows the viability of the proposed framework for video protocol testing.

【 授权许可】

CC BY   

【 预 览 】
附件列表
Files Size Format View
RO202104271180071ZK.pdf 4765KB PDF download
  文献评价指标  
  下载次数:27次 浏览次数:14次