期刊论文详细信息
Journal of Mathematics and Statistics
A PARTICLE SWARM OPTIMIZATION APPROACH FOR LOW POWER VERY LARGE SCALE INTEGRATION ROUTING | Science Publications
G. Nallathambi1  S. Rajaram1 
关键词: Power Dissipation;    Buffer Insertion;    Wire Size;    Shortest Path;    VLSI Routing;   
DOI  :  10.3844/jmssp.2014.58.64
学科分类:社会科学、人文和艺术(综合)
来源: Science Publications
PDF
【 摘 要 】

This study deals with the particle swarm optimization approach for optimal power dissipation in VLSI interconnect driven routing technique. Interconnect power dissipation is a major challenging research problem in Deep Submicron (DSM) regime that affects the overall circuit performance. The Buffer Insertion Buffer Sizing and Wire Sizing (BISWS) is considered for minimizing the power dissipation in VLSI circuits using interconnect wires. The shortest path constraints, buffer insert constraints and wire size constraints are used to analysis the power consumption considered for analysis. The closed form expressions for optimal power allocation is also derived. These expressions can be used to estimate the power dissipation efficiently in the physical design stages of the VLSI. It is observed that the power dissipation is optimal using the shortest path between source to sink. A novel optimization algorithm is introduced to model delay and bandwidth analytically derived and analyzed. The proposed optimization algorithm is analyzed and compared for 65, 45 and 32 nm CMOS technologies.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201912010160692ZK.pdf 146KB PDF download
  文献评价指标  
  下载次数:7次 浏览次数:6次