IEICE Electronics Express | |
A high-precision hardware-efficient radix-2k FFT processor for SAR imaging system | |
Yizhuang Xie1  Chen Yang1  Cuimei Ma2  He Chen1  | |
[1] Beijing Key Laboratory of Embedded Real-time Information Processing Technology, Beijing Institute of Technology;Institute of Electronics, Chinese Academy of Sciences | |
关键词: synthetic aperture radar (SAR) imaging; fixed-point; radix-2k pipeline FFT; CSD constant multiplier; | |
DOI : 10.1587/elex.13.20160903 | |
学科分类:电子、光学、磁材料 | |
来源: Denshi Jouhou Tsuushin Gakkai | |
【 摘 要 】
References(11)This paper presents a high-precision, hardware-efficient FFT processor for an on-board SAR (synthetic aperture radar) imaging system. To meet the high resolution imaging and big data granularity processing requirements, a radix-2k mixed FFT algorithm is proposed. The mixed radix FFT algorithm reduces the number of complex multiplication and the size of twiddle factor memory. To further reduce hardware resource and improve FFT precision, sufficient fixed-point simulation is performed for the fixed-point FFT processor design. As a proof of concept, a 32768-point fixed-point processor is implemented on XC6VCX240T FPGA platform. The proposed pipelined FFT processor achieves a signal-to-quantization noise ratio (SQNR) of 47.3 dB at 18-bit internal wordlength. Compared with Xilinx FFT v7.1 IP core, the results demonstrate that our design saves at least 11% memory and 57% arithmetic elements.
【 授权许可】
Unknown
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201911300909521ZK.pdf | 3361KB | download |