期刊论文详细信息
IEICE Electronics Express
Area-efficient high-throughput parallel scramblers using generalized algorithms
JianWei Chen1  Hongchin Lin1  Yun-Ching Tang1 
[1] Department of Electrical Engineering, National Chung Hsing University
关键词: high-throughput;    parallel scrambler;    clock buffer;    register;   
DOI  :  10.1587/elex.10.20130701
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(6)This paper presents generalized algorithms for high-throughput parallel scramblers for digital communication circuits. The proposed algorithm can be applied to any three-term scrambler polynomials with the critical path of one register and one XOR gate using the smallest number of registers. The fan-outs of each register can also be determined by calculation. The test chip reveals that the chip area can be reduced by more than 50% compared with that in the literature, and the power dissipation, including the clock buffers, is only 17.33mW at 1.6GHz with 16 parallel outputs, which is equivalent to 25.6Gbps using TSMC 0.18μm CMOS process.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300696420ZK.pdf 2192KB PDF download
  文献评价指标  
  下载次数:6次 浏览次数:12次