期刊论文详细信息
Journal of Computer Science
HIGH SPEED PROBABILISTIC ADDER FOR SIGNAL PROCESSING SUBSYSTEMS | Science Publications
S. Venkateshbabu1  C. G. Ravichandran1 
关键词: Power Delay Product;    Signal Processing;    Low Power Design;    Probabilistic Approach;    Acceptable Accuracy;   
DOI  :  10.3844/jcssp.2014.737.744
学科分类:计算机科学(综合)
来源: Science Publications
PDF
【 摘 要 】

This study proposes a new high performance and low power adder using new design style called probabilistic is proposed. The design of a probabilistic adder that achieves low power and high speed operation. The delay and power dissipation are reduced by dividing the adder into two parts to reduce the carry chain. This dividing approach reduces active power by minimizing extraneous glitches and transitions. It is an approach for the design and comparison of 16-bit adders for low-power signal processing applications. Simulation and Synthesis results show that the proposed adder outperforms the conventional adders in terms of power consumption, delay and transistor count.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300278081ZK.pdf 244KB PDF download
  文献评价指标  
  下载次数:7次 浏览次数:36次