期刊论文详细信息
IEICE Electronics Express
Versatile stream buffer architecture to exploit the high memory bandwidth of 3-D IC technology
Gi-Ho Park1  Hong-Yeol Lim1 
[1] Department of Computer Engineering, Sejong University
关键词: 3-D integration technology;    stream buffer;    victim cache;   
DOI  :  10.1587/elex.10.20120971
学科分类:电子、光学、磁材料
来源: Denshi Jouhou Tsuushin Gakkai
PDF
【 摘 要 】

References(10)Three-dimensional (3-D) integration technology provides various architectural opportunities including huge memory bandwidth. This paper proposes versatile stream buffer architecture to work as a secondary victim cache as well as the conventional stream buffer. The versatile stream buffer utilizes empty spaces to exploit massive memory bandwidth provided by 3-D integration technology and to reduce memory access frequency. Performance evaluation results show that the proposed mechanism with a 16KB stream buffer and a 4KB victim cache can achieve better performance than the conventional L2 cache with the capacity of 256KB and 2MB by 10% and 3%, respectively. The proposed mechanism reduces the miss rate by about 12% more than the conventional L2 cache with the capacity of 256KB.

【 授权许可】

Unknown   

【 预 览 】
附件列表
Files Size Format View
RO201911300260953ZK.pdf 705KB PDF download
  文献评价指标  
  下载次数:6次 浏览次数:24次