IEICE Electronics Express | |
DRAM architecture for efficient data lifetime management | |
Jinkyu Jeong1  Jae W. Lee1  Yongjun Lee1  Yunkeuk Kim2  | |
[1] College of Information and Communication Engineering, Sungkyunkwan University;Memory Division, Samsung Electronics Company | |
关键词: memory architecture; data management; security; data zeroing; | |
DOI : 10.1587/elex.14.20170309 | |
学科分类:电子、光学、磁材料 | |
来源: Denshi Jouhou Tsuushin Gakkai | |
【 摘 要 】
Many applications compute on sensitive data, such as confidential user information. Even if these applications are terminated, sensitive data often persist in the main memory indefinitely until the deallocated pages are overwritten by OS. The conventional software-only solution of zeroing pages at deallocation generates a significant amount of bursty memory traffic to slow down other processes running concurrently. To address this, we propose Secure DRAM, a novel DRAM architecture that enables low-cost, secure deallocation of physical page frames. By preventing access to unallocated DRAM pages and not refreshing them, Secure DRAM effectively closes the window of vulnerability with minimal performance overhead.
【 授权许可】
CC BY
【 预 览 】
Files | Size | Format | View |
---|---|---|---|
RO201902194524527ZK.pdf | 823KB | download |