| Advances in Electrical and Computer Engineering | |
| Static Test Compaction for VLSI Tests An Evolutionary Approach | |
| LOGOFATU, D.. | |
| 关键词: evolutionary algorithms; digital circuit design; test compaction problem; set coverage problem; test generation; greedy algorithm; optimization; don't care value; | |
| DOI : 10.4316/AECE.2008.02009 | |
| 学科分类:计算机科学(综合) | |
| 来源: Universitatea "Stefan cel Mare" din Suceava | |
PDF
|
|
【 摘 要 】
The test compaction is one of most important requirement regarding the large scale integration (LSI) testing. The overall cost of a VLSI circuit's testing depends on the length of its test sequence; therefore the reduction of this sequence, keeping the coverage of error prone points, will lead to a reduction of used resources in the testing process. This problem is NP-complete. Consequently an optimal algorithm doesn't have applicability in practice. In this paper we describe an evolutionary algorithm (GATC) and we introduce the term of compaction factor (cf), i.e. the expected percentage of compacted test sequence. GATC provides in praxis better results than a greedy approach (GR) for many configurations. This improvement comes from the freedom to merge randomly pairs of compatible tests for different candidates to solution and keeps the ones with more Don't care positions, thus there is an increased probability to find for them compatible tests in the next stage. Also the C++ implementation was optimized, using compact data structures and the Standard Template Library.
【 授权许可】
Unknown
【 预 览 】
| Files | Size | Format | View |
|---|---|---|---|
| RO201902181300777ZK.pdf | 1616KB |
PDF